

Lecture#12:

#### **Overview**



#### **Process Integration (1)**

#### Trends of a electrical devices

- As devices (cell phones, TVs, etc.) get smaller and more complex, the chips needed are smaller and more complex.



30 years



Source: Wikipedia, Apple

# **Integrated Circuit**



#### **Process Integration (1)**

#### Integrated Circuit (IC)

- An ensemble of both active (transistor, etc.) and passive (resistor, capacitor, and inductor) devices formed on and within a single crystal substrate.
- Fabrication of active and passive components in ICs using micro fabrication process
- An integrated circuit consists of hundreds, thousands, or millions of microscopic electronic devices that have been fabricated and electrically interconnected on the surface of a silicon chip.



EE404 Device Fabrication Process for Nanotechnology

# **Level of Integration in Microelectronics**



| Integration level                    | Number of devices                  | Approx. year |
|--------------------------------------|------------------------------------|--------------|
| Small scale integration (SSI)        | 10-50                              | 1959         |
| Medium scale integration (MSI)       | 50 - 10 <sup>3</sup>               | 1960s        |
| Large scale integration (LSI)        | 10 <sup>3</sup> - 10 <sup>4</sup>  | 1970s        |
| Very large scale integration (VLSI)  | 10 <sup>4</sup> - 10 <sup>6</sup>  | 1980s        |
| Ultra large scale integration (ULSI) | 10 <sup>6</sup> - 10 <sup>8</sup>  | 1990s        |
| Giga scale integration               | 10 <sup>8</sup> - 10 <sup>10</sup> | 2000s        |
|                                      |                                    |              |

#### **Classic View of Moore's Law**





### **Continuous Innovation Enables Continuation of Moore's Law**



# Passive Components (1)





# **Passive Components (2)**



#### **Process Integration (1)**

#### Capacitor

- Two types of capacitors are used in ICs: Metal-Oxide-Semiconductor (MOS) capacitors and p-n junctions.
- MOS capacitor: fabricated by using a heavily doped region, the top metal electrode, and oxide layer.









Metal-Oxide-Semiconductor (MOS) capacitor

p-n junction capacitor

#### (MOS capacitor)

Formation of highly doped junction (n+, or p+)



SiO<sub>2</sub> formation and pattern



Metal deposition and pattern

$$C = \frac{\varepsilon_0 \varepsilon_r A}{d}$$

 $\varepsilon_0$ : Permittivity in vacuum = 8.85 x 10<sup>-14</sup> F/cm

 $\varepsilon_r$ : Dielectric constant (SiO<sub>2</sub>: ~4, Si<sub>3</sub>N<sub>4</sub>: ~7, Ti<sub>2</sub>O<sub>5</sub>:~25)

A: Area of capacitor

d: Thickness of insulator film (gap between electrodes)

# **Passive Components (3)**



#### **Process Integration (1)**

#### Inductor



- An inductor (or reactor) can store energy in a magnetic field created by the electric current passing through it.
- ; Typically an inductor is a conducting wire shaped as a coil
- ; Inductance results from the magnetic field forming around a current-carrying conductor which tends to resist changes in the current.





- **Quality factor**: High Q means the low loss from resistance and the better performance

 $Q = \frac{L\omega}{R}$ 

: inductance : frequency

R : resistance

Formation of Oxide layer



Metal deposition and etching (Metal1)



Other oxide layer deposition



Via hole etching



Metal deposition and etching (Metal2)



R1 : inherent resistivity of the metal

Rsub: resistances of the silicon substrate associated with the metal lines

Cp: coupling capacitance between the metal lines and the substrate

#### For High Q:

- i) Reduce Cp low dielectric material
- ii) Reduce R1 Thick film metal or low resistivity metal
- iii) Reduce Rsub Insulating substrate

$$L \approx \mu_0 n^2 r \approx 1.2 \times 10^{-6} n^2 r$$

 $\mu_0$ : the permeability of vacuum

n : the number of turns r : radius

# **Active Components: BJT (1)**



#### **Process Integration (1)**

#### Bipolar junction transistors (BJT)



- Bipolar operation involves both electrons and holes.
- Diffusion mechanism
- Amplifying or switch application

- c.f.) Transistor
- just electron or hole carrier (unipolar)
- Drift mechanism



- BJTs are manufactured in two types: n-p-n and p-n-p.
- The majority of BJTs are n-p-n type because the higher mobility of minority carriers (electrons) in the base region.



- Lateral isolation is provided by oxide walls
- Vertical isolation is provided by the n<sup>+</sup> p junction

# **Active Components: BJT (2)**

# DGVSV ZCVIV

#### **Process Integration (1)**



\*six film formation process + six lithographic process + four ion implantation

(d)

# **Active Components: BJT (3)**



#### **Process Integration (1)**

#### Doping profile





- **Emitter profile** is abrupt because of the concentration-dependent diffusivity of arsenic.
- Base profile beneath the emitter can be approximated by a Gaussian distribution for limited source diffusion.
- Collector doping is given by the epitaxial doping level

# **Active Components: BJT (4)**



#### **Process Integration (1)**

#### Dielectric isolation

- General isolation : n<sup>+</sup> p<sup>+</sup> junction
- High voltage application : **dielectric isolation** (forming insulating tubs to isolate a number of pockets of single crystal semiconductors)



# **Active Components: MOSFET (1)**



#### **Process Integration (1)**

#### Metal-Oxide-Semiconductor Field Effect Transistor (MOSFET)

- MOSFET is a type of field-effect transistor.
- The dominant technology for MOSFET is CMOS (complementary MOSFET) technology, in which both n-channel and p-channel devices. (called NMOS and PMOS, respectively) are provided on the same chip.



#### <n-channel MOSFET (NMOS)>

; MOSFET is considerably simpler in its basic structure, compared with BJTs.

; there is no need for vertical isolation

; doping profile is not as complicated.



As the device is scaled down, there is a drastic reduction in the device area.

# **Active Components: MOSFET (2)**





# **Active Components: Memory (1)**



#### **Process Integration (1)**

#### Memory devices

- Storage device of digital information in terms of bits.
- In a random access memory (RAM), memory cells are organized in a matrix structure.
- To reduce the cell area and power consumption, the dynamic random access memory (DRAM) has been developed.



# Diffused column line cell plate Window Metal row line Capacitor Access transistor (polysilicon)



#### <Single transistor DRAM cell with a storage capacitor>

; the voltage level on the capacitor determines the state of the cell (e.g.  $+1.5 \text{ V} \rightarrow \text{logic } 1$ , and  $0 \text{ V} \rightarrow \text{logic } 0$ )

\* Trench and stack capacitor structure for high density DRAM



- Metal plate Storage node

  Bit line

  (b)
- The capacitance of the cell can be increased by increasing the depth of the trench.
- Difficulty: etching of the deep trench, growth of a uniform dielectric film

- The stacked cell process is easier than the trench-type process

# **Active Components: Memory (2)**



#### **Process Integration (1)**

#### Non volatile memory (Flash)

- Storage device of digital information in terms of bits.



#### Floating gate nonvolatile memory

- ; The composite gate has a regular gate and a floating gate that is surrounded by insulators.
- ; When a large positive voltage is applied to the control gate, charge will be injected from the channel region through the gate oxide into the floating gate.
- ; When the applied voltage is removed, the injected charge can be stored in the floating gate for a long time.



; The charge stored in the capacitor (C1) causes a shift in the threshold voltage, and the device remaining at the higher threshold voltage state (logic 1).

## **MEMS Technology**



#### **Process Integration (1)**

#### Micro electromechanical system (MEMS)

- The technology of microscopic devices, particularly those with moving parts.



#### Accelerometer for activation air-bag sensor



Ink-jet head



Texas Instrument's Digital Micro-mirror Device (DMD)